# Design of CMOS Broadband Transimpedance Amplifier with Cross Coupled Current Conveyor and series inductive Peaking

Vibhash Rai<sup>1</sup>, Saket Kumar<sup>2</sup>

<sup>1</sup> M.Tech Research scholar, Department of Electronics and Communication, NIIST Bhopal, vibhashrai17@gmail.com, India; <sup>2</sup> Assistant Prof.,Department of Electronics and Communication, NIIST Bhopal,saket.pandey@msn.com, India;

**Abstract** – This paper hearsay a unique cross-coupled current conveyor based cmos transimpedance amplifier with series inductive peaking design to achieve an input capacitive load insensitive, low noise and augment the bandwidth of transimpedance amplifier. The peaking inductor is in series with the capacitor constituting a dominant pole. It boosts the band width of the amplifier. The whole transimpedance amplifier consumes 225.90µW of the dc power measured results show a -3dB bandwidth of about 6.7GHz with a 0.25pF photodiode capacitance. The trnsimpedance gain for positive output port is 50.9 dB $\Omega$ . The measured single ended input referred noise current spectral density is kept underneath 4.4159pA/\Hz within the TIA frequency band. The series inductive peaking network consists of inductor at the input to resonate with  $C_D$  near the -3dB bandwidth of the amplifier, reduces input referred noise and increase the overall bandwidth.

*Keywords*: *Transimpedance amplifier, noise, gain, bandwidth enhancement, cross coupled current conveyor, series inductive peaking.* 

# I. Introduction

Fiber optic communication has migrated from telephony and wide-area-network infrastructure where low attenuation allows long distances and large bandwidth of silica fibers maintains high information capacity to shorter scales such as storage area networks, memory links, and even for chip-scale global signals where processing requirements demand bandwidth not achievable over electrical interconnects [1]. The dramatic growth of data transportation volume and speed over the Internet in recent years entails the development of low cost integrated optical communication systems with everincreasing transmission bandwidth [2]. Therefore, optical communication systems operating at 10 Gb/s are of great Transimpedance amplifiers interest. (TIAs) are extensively exploited as the front-end of optical communication receivers. Traditionally, such front-end circuits and devices are heavily dependent on III/V technologies due to their speed and noise advantages. However, the demand for high volume and wide deployment of optical components in recent years makes silicon based integrated circuits the most economical solution [2].

CMOS process technology gives low power, low cost and high yield which offers the most



Fig. 1. Block diagram of an optical receiver.

economical solution in the consumer application market [3]. The design of wide band TIA is the challenging mainly because it is driven by a photo detector with high capacitance usually ranging from 0.2 to 0.5 pF [4]. The specification requirements of a typical TIA are large bandwidth, high transimpedance gain, low noise, low power consumption, and small group delay variation [5]. Among these designing parameters, large bandwidth is critical to achieve broadband data transmission link. Hence, methods for bandwidth enhancement are reported constantly [3]. The major bandwidth restriction of a

International Journal of advancement in electronics and computer engineering (IJAECE) Volume 4, Issue 1, April 2015, pp.405-408, ISSN 2278 -1412 Copyright © 2012: IJAECE (www.ijaece.com)

conventional TIA is usually at the input node due to the large capacitive load introduced by preceding photodiode. To capture sufficient optical power, large area photodiode is evitable, bringing large junction capacitance. Various CMOS TIA architectures have been reported that essentially explore different input stages for isolating the large input capacitance of the photodiode from bandwidth determination, such as common gate (CG) input stage [6], regular cascade (RGC) stage [6], [7], or CG feed forward topology containing negative feedback [6]. Other bandwidth enhancement techniques, such as inductive peaking [3] and capacitive degeneration [7], are also implemented. However, the bandwidth of all reported TIAs reduces with increasing photodiode's capacitance. This paper describes a novel bandwidth enhancement method by using series inductive peaking at the input stage and low input referred noise by cross coupled current conveyor stage in design.

In Section II, the detailed circuit design and analysis of the proposed TIA is discussed; in Section III, the simulation and measurement results of the proposed structure is presented and discussed. Finally, in Section IV, conclusion is provided with possible future improvement.

## II. Design and analysis of Proposed TIA



Fig. 2. Schematic of Proposed TIA.

## II.1. Series Inductive Peaking

Series inductive peaking is another technique for extending TIA band width. An inductor can be interposed between a photodiode and the input of a transimpedance amplifier so as to increase the bandwidth [8].



Fig. 3. Series inductive peaking

$$\begin{bmatrix} \frac{-V_{out}}{A} - \left(V_{out} + \frac{V_{out}}{A}\right)\frac{L_SS}{R_F}\end{bmatrix}C_{PD}S$$
$$= I_{in} + \left(V_{out} + \frac{V_{out}}{A}\right)\frac{1}{R_F}$$
$$\frac{V_{out}}{I_{in}} = \frac{-1}{S^2 + \frac{R_F}{(A+1)L_S}S + \frac{1}{C_{PD}L_S}}\frac{AR_F}{(A+1)C_{PD}L_S}$$
$$\omega_{-3db} \approx \frac{\sqrt{2}A}{R_FC_{PD}}$$

Thereby increasing the bandwidth by approximately 41% with and overshoot of 4.3% [9].

#### II.2. Cross Coupled Current Conveyor Stage

A new technique to offset the large junction capacitance brought by photodiode. It is achieved by "creating""zero differential impedance" at the input node of a TIA. This input stage is based on a cross-coupled current conveyor structure [10]. It provides a stable performance over a wide range capacitive load. Cross coupled structure also brings a huge improvement in noise performance [3].





Fig. 4. Current Conveyor Stage

When the four PMOS PM1, PM2, PM3, and PM4 are in saturation region, ideally

$$V_{sg} 1 = V_{sg} 3 = V1$$
 and  $V_{sg} 2 = V_{sg} 4 = V2$ 

Suppose the bias voltage VB is 0-V first, the voltage at node a, Va and the voltage at node b, Vb are

$$Va = V_{sg} 1 + V_{sg} 4 = V1 + V2$$
$$Vb = V_{sg} 2 + V_{sg} 3 = V2 + V1$$
$$Va = Vb$$

Thus, no matter how large the current difference between node a and b is,  $\Delta Z$  will be zero, which is independent of  $\Delta i$  and the parasitic capacitance of the four transistors. If the same capacitors with capacitance *CPD* are added to nodes a, b, respectively,  $\Delta Z$  will still be zero since Va = Vb. This unique property of cross-coupled PMOS current conveyor is referred as "zero differential impedance."[3]

Thus

II.3. Capacitive Degeneration



Fig. 5. Capacitive Degeneration Stage

Besides pushing the dominant pole to higher frequencies to increase the bandwidth, it is also possible to compensate the dominant pole with a zero, which could be accomplished by capacitive degeneration. The zero could be used to compensate the dominant pole of the circuit. The 3-dB cutoff frequency is therefore determined by the second lowest pole of the circuit [3]. The zero introduced by the capacitive degeneration stage is then to satisfy the following equation:

$$z = \frac{1}{2\pi R_S C_S} = \mathbf{f}$$

Besides the zero, this capacitive degeneration stage also brings an additional pole at:

$$f_{s} = \frac{1 + g_{m}R_{s}}{2\pi R_{s}C_{s}}$$

III.1.Gain and Input noise of Proposed TIA

## **III.** Simulation Results and Discussions

sundo rii niego riego Frequency

Fig. 6. Simulation result of Gain and bandwidth

At the input stage of the proposed TIA design utilizes the bond wire inductance on-chip spiral inductance can be used to realize this inductor.  $L_1$  to create inductive peaking at the input chosen to resonate with  $C_3$  which can be treated as photodiode junction capacitance near -3dB bandwidth of the amplifier,  $L_1$  both reduces the input referred noise and increases the overall band width. -3 dB bandwidth of proposed transimpedance amplifier





Fig. 7. Simulation result of Input referred current noise

The noise characteristics of the transimpedance preamplifier in terms of the input referred noise current spectral density or the equivalent input noise current spectral density is of primary importance in the determination of the sensitivity of the whole optical receiver front-end [9], [10]. It is well-known that besides bandwidth extension, the input series inductor can also help to reduce the equivalent input noise [11], [12], [13]. The total equivalent input noise current spectral density of the propose TIA input stage with series inductive peaking can be obtained by summing up the respective noise components.



Fig. 8. Measured Eye Diagram.

Fig. 8 shows the eye diagram of the positive output terminal 4.65 Gb/s. The output has a peak-to peak value around 1.49 V with input level to be  $150 \mu$ A, and it has a peak-to-peak jitter of 28 ps. A bit-error-rate of 10–12, which is corresponds to an optical sensitivity of –15 dBm, assuming the optical responsivity of photodiode to be 0.3 A/W.

 TABLE I

 Performance Comparison Of Cmos Tias

| Ref<br>ere<br>nces | C <sub>PD</sub><br>(pf) | Gain<br>(dBΩ<br>) | Power<br>consu-mption<br>(mW) | BW<br>(GHz) | Input-<br>referred<br>noise<br>(pA/√Hz) |
|--------------------|-------------------------|-------------------|-------------------------------|-------------|-----------------------------------------|
| [14]               | 0.15                    | 53.9              | 19.6                          | 7.7         | 5.8                                     |
| [7]                | 0.25                    | 61                | 70.2                          | 7.2         | 8.2                                     |
| [3]                | 0.25                    | 46                | 10.7                          | 4           | 10                                      |
| Thi                |                         |                   |                               |             | 4.4                                     |
| s<br>Wo<br>rk      | 0.25                    | 50.9              | 0.225                         | 6.7         |                                         |

# IV. Conclusion

The proposed TIA design offers new technology by combining both series inductive peaking and cross coupled current conveyor for the improvement in input noise and band width, further the bandwidth of the TIA can be increased by using capacitive degeneration stage. The noise analysis also shows that the proposed input stage achieves more effective isolation of the photodiode capacitance from the bandwidth determination as compared to CG and RGC input stages. The crosscoupled structure facilitates the construction of a differential TIA circuit as well. Further the improvement can be done by using cross coupled current conveyor II stage (CCII) in input referred noise of the TIA. For the fabrication of circuit use bond wire inductance occupies less area on the chip and better the speed of the device.

## References

- [1.] J. Kim and J. F. Buckwalter, "Bandwidth enhancement with low group delay variation for a 40-Gb/s transimpedance amplifier," IEEE Trans.Circuits Syst. I, Reg. Papers, vol. 57, no. 8, pp. 1964–1972, Aug. 2010.
- [2.] Z. Lu, K. S. Yeo, J. Ma, M. A. Do, W. M. Lim, and X. Chen,Broad- band design techniques for transimpedance amplifiers," IEEE Trans. Circuit Syst. I, Reg. Papers, vol. 54, no. 3, pp. 59 600, Mar. 2007.
- [3.] Dandan Chen, Kiat Seng Yeo, Xiaomeng Shi, Manh Anh Do, Chirn Chye Boon and Wei Meng Lim "Cross coupled current Conveyor based CMOS transimpedance amplifier for broad band data transmission" IEEE transaction on very large scale integration (VLSI) systems, vol 21, No.8, August 2013.
- [4.] Omeed Momeni, Hossein Hashemiand Ehasan Afshari " An 10Gb/s Inductorless Transimpedance amplifier," IEEE transaction on circuits and systems- II Express Briefs, vol 57, No. 12, Dec- 2010.
- [5.] E.Sackinger, "The transimpedance limit," IEEE Trans. Circuits Syst. I, Reg. Papers vol. 57, no. 8, pp. 1848-1856, Aug. 2010.
- [6.] Cheng Li and Samuel Palermo "A low power 26 GHzTransformer-based regulated cascade SiGe BiCMOS

transimpedance amplifier" IEEE Journal of solid state circuits, vol, 48, no.5, May. 2013.

- [7.] C.-H. Wu, C.-H. Lee, and S.-I. Liu, "CMOS wideband amplifiers using multiple inductive-series peaking technique," IEEE J. Solid-State Circuits, vol. 40, no. 2, pp. 548–552, Feb. 2005.
- [8.] Cheng Li and Samuel Palermo "A low power 26 GHz Transformer-based regulated cascade SiGe BiCMOS transimpedance amplifier" IEEE Journal of solid state circuits, vol,48, no.5,May. 2013.
- [9.] B. Razavi, Design of Integrated Circuits for Optical communications. New York: McGraw-Hill, 2003.
- [10.] E. Säckinger, Broadband Circuits for Optical Fiber Communication. New York: Wiley, 2004.
- [11.] F. Yuan, "Low-voltage CMOS current-mode preamplifier: Analysis and design," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 53, no. 1, pp. 26–39, Jan. 2007.
- [12.] M. S. Park and R. A. Minasian, "Ultra-low-noise and wideband-tuned optical receiver synthesis and design," J. Lightw. Technol., vol. 12, no. 2, pp. 254–259, Feb. 1994.
- [13.] R. Lewen, U.Westergren, R. Schatz, and E. Berglind, "Design of inductive p-i-n diode matching for optical receivers with increased bit-rate operation," J. Lightw. Technol., vol. 39, no. 12, pp. 1956–1963, Dec. 2001.
- [14.] S. Goswami, T. Copani, B. Vermeire, and H. Barnaby, "BW extension in shunt feedback transimpedance amplifier using negative miller capacitance," in Proc. IEEE Int. Symp. Circuit Syst., Jun. 2008, pp. 61–64.
- [15.]F. Tavernier and M. S. J. Steyaert, "High-speed optical receivers with integrated photodiode in 130 nm CMOS," IEEE J. Solid-State Circuits, vol. 44, no. 10, pp. 2856–2867, Oct. 2009.